| ECE 368: Digital Design                                            |                               |  |  |  |  |
|--------------------------------------------------------------------|-------------------------------|--|--|--|--|
|                                                                    | Lab 1: Introduction to Vivado |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
| T C A . A                                                          |                               |  |  |  |  |
| I certify that this work is original and not a product of anyone's |                               |  |  |  |  |
|                                                                    | work but my own.              |  |  |  |  |
|                                                                    |                               |  |  |  |  |
| Daniel J. Lopes:                                                   |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    | Submitted: January 28th 2022  |  |  |  |  |
| Submitted: January 28th, 2022  Due by: February 2nd, 2022          |                               |  |  |  |  |
|                                                                    | Duc by. Tebruary 2nd, 2022    |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
|                                                                    |                               |  |  |  |  |
| Graded by:                                                         | Date:                         |  |  |  |  |

# **Contents**

| 1 Introduction |                                          |    |  |  |  |  |
|----------------|------------------------------------------|----|--|--|--|--|
| 2              | Methods and Procedures                   |    |  |  |  |  |
|                | 2.1 Unit/System Under Test               | 2  |  |  |  |  |
|                | 2.2 Test Procedure                       | 2  |  |  |  |  |
| 3              | aboratory Experimental Results           |    |  |  |  |  |
| 4              | Discussion                               | 5  |  |  |  |  |
| 5              | Conclusion                               |    |  |  |  |  |
| 6              | Recommendations                          |    |  |  |  |  |
| 7              | Laboratory reflection                    |    |  |  |  |  |
| 8              | References                               | 6  |  |  |  |  |
| 9              | Appendices                               | 9  |  |  |  |  |
| L              | ist of Figures                           |    |  |  |  |  |
|                | 1 One Bit Full Adder Truth Table         | 3  |  |  |  |  |
|                | 2 Logic Waveforms                        | 4  |  |  |  |  |
|                | 3 One Bit Full Adder '111' Sum           | 4  |  |  |  |  |
|                | 4 Lab Handout                            | 7  |  |  |  |  |
|                | 5 One Bit Full Adder Test Bench Code     | 8  |  |  |  |  |
|                | 6 VHDL Code For One Bit Full Adder       | 9  |  |  |  |  |
|                | 7 Constraints File Switches Declarations | 10 |  |  |  |  |
|                | 8 Constraints File LED Declarations      | 10 |  |  |  |  |

# **List of Tables**

# **List of Files**

#### **Abstract**

Becoming familiar with software is crucial to the development of a students ability to understanding the system they will be working on. This lab would be the first in which students were exposed to the Vivado program and the NEXYS A7 FPGA board inside of this course and would act as a precursor to the next labs for the remainder of the semester. During the course of the laboratory, students will learn how to use Vivado and will apply their knowledge of VHDL commands to implement a one bit full adder. Students will utilize three buttons and two LED's to demonstrate the inputs and outputs of their full adder to validate correct operation.

#### 1 Introduction

This laboratory consisted of three parts in which, the Vivado program and NEXYS A7 FPGA board was used for the first time by the students. For this lab, students were tasked with the development of VHDL code that would implement a one bit full adder using three switches and two LED's. The three switches will correspond to the three inputs of a one bit full adder, those being the two bits to add (namely "A" and "B") and the carry in bit labeled "cin". The LED's will correspond to the two outputs which are the output bit "S" as well as the carry out bit "C".

#### 2 Methods and Procedures

## 2.1 Unit/System Under Test

To fill the requirements given, Vivado was the only program needed for this lab. In terms of hardware, the Nexys A7 FPGA Board was required in order to compile the code. The steps followed in this lab were detailed in the Lab 1 handout which can be found in the ECE 368 mycourses page as well as in the References section of this report. Summarizing, a one bit full adder was to be implemented using VHDL code, an FPGA, three dip switches, and two LED's. A one bit full adder is a combinational logic circuit where two binary bits, along with a carry in bit, are summed to produce an output as well as a carry out bit. Below in Figure 1, a truth table of the one bit full adder can be seen.

#### 2.2 Test Procedure

Before generating the bit stream and programming the FPGA, a testbench should be used to simulate the VHDL code developed. For the purposes of this laboratory, the tb\_my\_full\_adder test

bench is provided and found in the ECE 368 mycourses page. For reference to this test bench, see the References section of this report. By incorporating this test bench into the project and running a simulation, logic waveforms can be produced and tested against the one bit full adder truth table found in Figure 1. This will ensue confidence that the code will be successfully implemented with little to no errors.

To test the functionality of the one bit full adder implementation onto the FPGA, the truth table found in Figure 1 must be validated. In other words, using the three switches assigned to the inputs "A", "B", and "C\_in" and the two LED's as outputs, "S" and "C\_out", one can set the switches either high or low corresponding to one row of the table and then analyze the output LED's for the correct lighting sequence. In this sequence, an LED being lit would indicate a logical "1". This process can be repeated for all rows of Figure 1 to confirm the full adders operation.

|   | Inputs | Outputs |   |       |
|---|--------|---------|---|-------|
| Α | В      | C_in    | S | C_out |
| 0 | 0      | 0       | 0 | 0     |
| 0 | 0      | 1       | 1 | 0     |
| 0 | 1      | 0       | 1 | 0     |
| 0 | 1      | 1       | 0 | 1     |
| 1 | 0      | 0       | 1 | 0     |
| 1 | 0      | 1       | 0 | 1     |
| 1 | 1      | 0       | 0 | 1     |
| 1 | 1      | 1       | 1 | 1     |

Figure 1: One Bit Full Adder Truth Table

# 3 Laboratory Experimental Results

The results of this lab came in the form of completed VHDL code where both the logic waveforms as well as the physical dip switch and LED test procedure matched exactly with the theoretical outputs shown in Figure 1. Shown below is the logic waveform captured from the Vivado simulation. Accompanying, Figure 3 shows one row of the truth table being tested using the programmed FPGA board. For a demo video see the embedded YouTube link below. All VHDL code developed will be attached in Section 9: Appendices.

https://youtu.be/dxinwmaSvUY



Figure 2: Logic Waveforms

From Figure 2, the test bench simulated four interesting input scenarios for the developed VHDL code. The first of the test cases was when the inputs A, B, and C\_in were "1", "0", and "0" respectively. For this instance, the objects S and C\_out took on the values "1" and "0" which corresponds exactly with the 5th row of Figure 1. Following this procedure for the next 3 test cases will as well yield identical results to that shown in the truth table.

As can be seen in Figure 3, when all switches are closed indicating a 1 for all inputs, both LED's are lit indicating that the sum and carry out bits are a logical high. Referring back to the truth table in Figure 1, the last row indicates that when all input bits are high, the sum and carry out bit are also high meaning that Figure 3 correctly demonstrates the functions of a one bit full adder. Though this is one state, all other states are demonstrated and validated in the above YouTube video.



Figure 3: One Bit Full Adder '111' Sum

### 4 Discussion

Perhaps the most important take away from this laboratory experiment is the experience gained within Vivado as this is the first of many assignments that will be done within this course. It is here that we are able to apply the concepts of the lectures into more grounded and concrete examples which will inevitably help in the understanding of the language. Aside from this, in terms of the actual code, the assignment was fairly simple as it only called for implementing a one bit full adder onto an FPGA. The way that the VHDL code was structured required the use of three coding blocks, those being "LIBRARIES", "ENTITIES", and "ARCHITECTURE". For this laboratory, only the STD\_LOGIC\_1164 package located within the IEEE library was utilized which allowed for the use of the STD\_LOGIC data type. Within the "ENTITIES" block, seen in Appendices Figure 5, only 5 signals, 3 inputs and 2 outputs, were declared all as an STD\_LOGIC data type. Finally, the "ARCHITECTURE" block followed a dataflow structure rather than a behavioral or structural format since all that is within the block was transferred from the example code given in the Lab handout which can be found in the ECE 368 mycourses page as well as in the References section of this report.

To set the switches and LED's to certain inputs and outputs of the full adder design, the NEXYS A7 constraints file was found on GitHub and imported into the project (see References). Within the file, certain lines corresponding to the switches and LED's used were uncommented and tied to specific inputs. Below in the Appendix is the constraints file used within this laboratory.

Applications behind this laboratory stand out greatly from systems that require robust FPGA implementations such as underwater Bathymetry systems to Aviation flight electronics. System like this can include devices as big as Submarines to something as small as a network line card.

# 5 Conclusion

In summary, through the completion of this lab, students were exposed to the world of Vivado and were able to refine their understanding of the concepts taught in the lectures of this course. The ability to design logic circuits and implement them into the VHDL hardware language was tested as students had to use their understanding on the VHDL language to accomplish tasks such as including libraries and packages, declaring objects and object types, writing architecture designs, using test benches and simulation, including and modifying constraint files, and programming the FPGA. While the contents of the lab were nothing extreme, the groundwork it laid out was pivotal as more complex applications of the NEXYS A7 is explored throughout the remainder of this

course.

### 6 Recommendations

When doing these labs, it is often important to stick to the lab handouts and fully understand the task at hand. Use any template code to your advantage and try not to stay too off course from the lab assignment. Also be very careful to not accidentally write VHDL code in a verilog file as this will ensure failure.

# 7 Laboratory reflection

When attempting to complete this lab, the first attempt failed and cost a small amount of time to be lost. This was simply due to accidentally creating a verilog file and writing VHDL code within it. Also, in the future one should take care to review the waveforms generated after the simulation for accuracy before preceding as this will help ensure that the design functions as intended and bugs in the code are not present.

## 8 References

GitHub Containing NEXYS A7 Constraints File:

https://github.com/Digilent/Nexys-A7-100T-Keyboard/blob/master/src/constraints/Nexys-A7-100T-Master.xdc

# ECE368 Digital Design Lab 1 Introduction to Vivado for Simulation and Synthesis

Due on: 2/2/2022 @ 9am in myCourses

**Objective:** This is a one-week lab designed to be familiar with Vivado simulation and synthesis tool.

#### Requirements:

Part 1: Write a VHDL code for 1-bit full adder with ENTITY's name my\_full\_adder; A,
 B, Cin as inputs; C, S as outputs, all in type of STD\_LOGIC. You may reference the example given in lecture slides, shown in Figure 1.

Figure 1. An incomplete code example of a 1-bit full adder

- Part 2: Use the given testbench, tb\_my\_full\_adder.vhd to simulate your 1-bit full adder. Check the logic of your design.
- Part 3: Program your FPGA, use switches as the A, B, Cin inputs, and LEDs to indicate the C, S outputs. Demonstrate to the TA.

#### Report:

Follow the report template to write the report using Latex. Name your file: ECE368\_Lab1 \_FirstName\_LastName.pdf. Attach your .vhd files as appendix of your report. Upload the pdf file to myCourses.

#### Grading:

VHDL Code: 20%Simulation: 20%Demo on FPGA: 30%

Report: 30%

Figure 4: Lab Handout

```
1 :
    LIBRARY IEEE;
2 | USE IEEE.STD LOGIC 1164.ALL;
3
4 - ENTITY tb my full adder IS
5 		 END tb_my_full_adder;
 7 - ARCHITECTURE my_arch OF tb_my_full_adder IS
9 - COMPONENT my_full_adder
10
      PORT (a, b, cin: IN STD_LOGIC; S, C: OUT STD_LOGIC);
11 @ END COMPONENT;
12
13 | signal ain: std logic := '0';
14 | signal bin: std logic := '0';
15 | signal cin: std logic := '0';
16 | signal sout: std logic;
17 signal cout: std logic;
18
19 BEGIN
20 U1: my_full_adder port map (a => ain, b => bin, cin => cin, s => sout, c => cout);
21
22 process
23 ;
       begin
24
          ain <= '0';
         wait for 200 ns;
25
26
         ain <= '1';
27 !
         wait for 200 ns;
      end process;
28 🖨
29
      process
30 ⊖
31
       begin
32
         bin <= '0';
33
         wait for 400 ns;
34
         bin <= '1';
35 ;
          wait for 400 ns;
36 🖨
      end process;
37
38 🖨
      process
39
       begin
40
         cin <= '0';
         wait for 800 ns;
41
42
          cin <= '1';
43 :
          wait for 800 ns;
44 \(\hat{\text{\text{-}}}\) end process;
45
46 @ END my_arch;
```

Figure 5: One Bit Full Adder Test Bench Code

# 9 Appendices

```
1
    LIBRARY IEEE;
2 USE IEEE.STD LOGIC 1164.ALL;
    ______
 3
4 - ENTITY my full adder IS
    PORT (a, b, cin: IN STD LOGIC;
 5
           S, C: OUT STD LOGIC);
 6
7 @ END my full adder;
 8
9 - ARCHITECTURE dataflow OF my full adder IS
10 BEGIN
11 :
        S <= a XOR b XOR cin;
12
        C <= (a AND b) OR (a AND cin) OR
             (B and cin);
13
14 @ END dataflow;
```

Figure 6: VHDL Code For One Bit Full Adder

```
## This file is a general .xdc for the Nexys A7
2! ## To use it in a project:
3 ## - uncomment the lines corresponding to used pins
 4 ## - rename the used ports (in each line, after get ports) according to the top level signal names in the project
 6 ' ## Clock signal
    create clock -add -name sys_clk_pin -period 10.00 -waveform {0 5} [get ports {CLK100MHZ}];
10
11 | ##Switches
13 #set property -dict { PACKAGE PIN J15 IOSTANDARD LVCMOS33 } [get ports { SW[0] }]; #IO L24N T3 RSO 15 Sch=sw[0]
14 #set property -dict ( PACKAGE PIN L16 IOSTANDARD LVCMOS33 ) [get ports ( SW[1] )]; #IO L3N TO DQS_EMCCLK 14 Sch=sw[1] 15 #set property -dict ( PACKAGE PIN M13 IOSTANDARD LVCMOS33 ) [get ports ( SW[2] )]; #IO L6N TO D08 VREF_14 Sch=sw[2]
16 #set property -dict ( PACKAGE PIN R15 IOSTANDARD LVCMOS33 ) [get ports ( SW[3] )]; #IO L13N T2 MRCC 14 Sch=sw[3]
17 #set property -dict ( PACKAGE PIN R17 IOSTANDARD LVCMOS33 ) [get ports ( SW[4] )]; #IO L12N T1 MRCC 14 Sch=sw[4]
18 #set property -dict ( PACKAGE PIN T18 IOSTANDARD LVCMOS33 ) [get ports ( SW[5] )]; #IO L7N T1 D10 14 Sch=sw[5]
21 #set property -dict ( PACKAGE PIN T8 | IOSTANDARD LVCMOS18 ) [get_ports ( SW[8] )]; #IO_L24N_T3_34 Sch=sw[8]
22 #set property -dict { PACKAGE PIN U8
                                             IOSTANDARD LVCMOS18 } [get ports ( SW[9] )]; #IO 25 34 Sch=sw[9]
23 | #set property -dict ( PACKAGE PIN R16 | IOSTANDARD LVCMOS33 ) [get ports ( SW[10] )]; #IO_L15P_T2_DQS_RDWR_B_14 Sch=sw[10]
24 #set_property -dict ( PACKAGE_PIN T13 | IOSTANDARD LVCMOS33 ) [get_ports ( SW[11] )]; #IO L23P_T3_A03_D19_14 Sch=sv[11]
25 | #set property -dict ( PACKAGE PIN H6
                                              IOSTANDARD LVCMOS33 } [get ports { SW[12] }]; #IO L24P T3 35 Sch=sw[12]
26 set property -dict { PACKAGE_PIN U12 IOSTANDARD LVCMOS33 } [get ports { cin }]; #IO L20P T3 A08 D24 14 Sch=sw[13]
27 set_property -dict { PACKAGE_PIN Ull IOSTANDARD LVCMOS33 } [get_ports { b }]; #IO_L19N_T3_A09_D25_VREF_14 Sch=sw[14]
28 set property -dict { PACKAGE_PIN V10 IOSTANDARD LVCMOS33 } [get ports { a }]; #IO L21P T3 DQS 14 Sch=sw[15]
29
```

Figure 7: Constraints File Switches Declarations

```
31 ## LEDs
33 | #set property -dict ( PACKAGE PIN H17 | IOSTANDARD LVCMOS33 ) [get ports ( LED[0] )]; #IO L18P T2 A24 15 Sch=led[0]
34 #set property -dict ( PACKAGE PIN K15 | IOSTANDARD LVCMOS33 ) [get ports ( LED[1] )]; #IO_L24P T3_RSi 15 Sch=led[1]
35 #set property -dict ( PACKAGE PIN J13 IOSTANDARD LVCMOS33 ) [get ports ( LED[2] )]; #IO L17N T2 A25 15 Sch=led[2] 36 #set property -dict ( PACKAGE PIN N14 IOSTANDARD LVCMOS33 ) [get ports ( LED[3] )]; #IO L8P T1 D11 14 Sch=led[3]
39 #set_property -dict ( PACKAGE_PIN U17 IOSTANDARD LVCMOS33 ) [get_ports ( LED[6] )]; #IO_L17P_T2_A14_D30_14 Sch=led[6]
40 #set_property -dict ( PACKAGE_PIN U16 IOSTANDARD LVCMOS33 ) [get_ports ( LED[7] )]; #IO_L18P_T2_A12_D28_14 Sch=led[7]
41 #set_property -dict ( PACKAGE_PIN V16 IOSTANDARD LVCMOS33 ) [get_ports ( LED[8] )]; #IO_L16N_T2_A15_D31_14 Sch=led[8]
42 | #set property -dict ( PACKAGE PIN T15 | IOSTANDARD LVCMOS33 ) [get ports { LED[9] }]; #IO L14N T2 SRCC 14 Sch=led[9]
44 #set property -dict ( PACKAGE PIN T16 IOSTANDARD LVCMOS33 ) [get ports ( LED[11] )]; #IO L15N T2 DOS DOUT CSO B 14 Sch=led[11]
45 | #set property -dict ( PACKAGE PIN V15 | IOSTANDARD LVCMOS33 ) [get ports ( LED[12] )]; #IO L16P T2 CSI B 14 Sch=led[12]
46 | #set property -dict ( PACKAGE PIN V14 IOSTANDARD LVCMOS33 ) [get ports ( LED[13] )]; #IO L22N T3 A04 D20 14 Sch=led[13]
  set property -dict { PACKAGE PIN V12 IOSTANDARD LVCMOS33 } [get ports { C }]; #IO L20N T3 A07 D23 14 Sch=led[14]
48 set_property -dict { PACKAGE_PIN V11 IOSTANDARD LVCMOS33 } [get_ports { S }]; #IO_L21N_T3_DQS_A06_D22_14 Sch=led[15]
49
50 | #set_property -dict ( PACKAGE_PIN R12 IOSTANDARD LVCMOS33 ) [get_ports ( LED16_B )]; #IO_L5P_T0_D06_14 Sch=led16_b
52 | #set property -dict ( PACKAGE PIN N15
                                       IOSTANDARD LVCMOS33 } [get ports ( LED16 R )]; #IO L11P T1 SRCC 14 Sch=led16 r
53 #set property -dict ( PACKAGE PIN G14
                                       IOSTANDARD LVCMOS33 } [get_ports { LED17 B }]; #IO L15N T2 DQS ADV B 15 Sch=led17 b
54 | #set property -dict ( PACKAGE PIN R11 | IOSTANDARD LVCMOS33 ) [get ports ( LED17 G )]; #IO 0 14 Sch=led17 g
55 | #set property -dict ( PACKAGE PIN N16 | IOSTANDARD LVCMOS33 ) [get ports ( LED17 R )]; #IO L11N T1 SRCC 14 Sch=led17 r
56
```

Figure 8: Constraints File LED Declarations